

## 28C011T 1 Megabit (128K x 8-Bit) EEPROM





**Logic Diagram** 

### **FEATURES:**

- 128k x 8-bit EEPROM
- Rad-Pak® radiation hardened against natural space radiation
- Total dose hardness:
  - > 100 krad (Si), depending upon space mission
- Excellent Single Event Effects:
  - No Latchup > 120 MeV/mg/cm<sup>2</sup>
  - SEU > 90 MeV/mg/cm<sup>2</sup> read mode
- Package:
  - 32-pin RAD-PAK® flat pack package
  - JEDEC-approved byte-wide pinout
- · High speed:
  - 120, 150, and 200 ns maximum access times available
- · High endurance:
  - 10,000 cycles/byte, 10-year data retention
- Page write mode:
  - 1 to 128 byte page
- · Low power dissipation
  - 20 mW/MHz active (typical)
  - 110 µW standby (maximum)
- Screening per TM 5004
- QCI per TM5005

### **Description:**

Maxwell Technologies' 28C011T high-density 1 Megabit (128K x 8-Bit) EEPROM microcircuit features a greater than 100 krad (Si) total dose tolerance, depending upon space mission. The 28C011T is capable of in-system electrical byte and page programmability. It has a 128-byte page programming function to make its erase and write operations faster. It also features Data Polling and a Ready / Busy signal to indicate the completion of erase and programming operations. In the 28C011T, hardware data protection is provided with the RES pin, in addition to noise protection on the WE signal and write inhibit on power on and off. Software data protection is implemented using the JEDEC optional standard algorithm.

Maxwell Technologies' patented RAD-PAK® packaging technology incorporates radiation shielding in the microcircuit package. It eliminates the need for box shielding while providing the required radiation shielding for a lifetime in orbit or space mission. In a GEO orbit, RAD-PAK provides greater than 100 krad (Si) radiation dose tolerance. This product is available with screening up to Class S.

TABLE 1. 28C011T PINOUT DESCRIPTION

| Pin                                     | Symbol          | Description       |
|-----------------------------------------|-----------------|-------------------|
| 12-4, 27, 26, 23,<br>25, 4,28, 3, 31, 2 | A0-A16          | Address           |
| 13-21                                   | I/O 0 - 7       | Data Input/Output |
| 24                                      | ŌĒ              | Output Enable     |
| 22                                      | CE              | Chip Enable       |
| 29                                      | WE              | Write Enable      |
| 32                                      | V <sub>cc</sub> | Power Supply      |
| 16                                      | $V_{SS}$        | Ground            |
| 1                                       | RDY/BUSY        | Ready/Busy        |
| 30                                      | RES             | Reset             |

TABLE 2. 28C011T ABSOLUTE MAXIMUM RATINGS

| PARAMETER                                     | SYMBOL           | MIN               | MAX  | UNITS |
|-----------------------------------------------|------------------|-------------------|------|-------|
| Supply Voltage (Relative to V <sub>SS</sub> ) | V <sub>CC</sub>  | -0.6              | +7.0 | V     |
| Input Voltage (Relative to V <sub>SS</sub> )  | V <sub>IN</sub>  | -0.5 <sup>1</sup> | +7.0 | V     |
| Operating Temperature Range                   | T <sub>OPR</sub> | -55               | +125 | °C    |
| Storage Temperature Range                     | T <sub>STG</sub> | -65               | +150 | °C    |

<sup>1.</sup>  $V_{IN}$  min = -3.0V for pulse width  $\leq$  50ns.

TABLE 3. DELTA LIMITS

| PARAMETER                                                   | Variation |
|-------------------------------------------------------------|-----------|
| I <sub>cc</sub> 1                                           | ±10%      |
| I <sub>cc</sub> 1<br>I <sub>cc</sub> 2<br>I <sub>cc</sub> 3 | ±10%      |
| I <sub>CC</sub> 3                                           | ±10%      |
| I <sub>LI</sub>                                             | ±10%      |
| I <sub>LO</sub>                                             | ±10%      |

Table 4. 28C011T Recommended Operating Conditions

| Parameter                        | Symbol                | Min                  | Max                  | Units |
|----------------------------------|-----------------------|----------------------|----------------------|-------|
| Supply Voltage                   | V <sub>CC</sub>       | 4.5                  | 5.5                  | V     |
| Input Voltage                    | V <sub>IL</sub>       | -0.3 <sup>1</sup>    | 0.8                  | V     |
|                                  | V <sub>IH</sub>       | 2.2                  | V <sub>CC</sub> +0.3 |       |
| RES_PIN                          | V <sub>H</sub>        | V <sub>CC</sub> -0.5 | V <sub>CC</sub> +1   |       |
| Thermal Impedance — Flat Package | $\Theta_{	extsf{JC}}$ |                      | 2.17                 | °C/W  |
| Operating Temperature Range      | T <sub>OPR</sub>      | -55                  | +125                 | °C    |

<sup>1.</sup>  $V_{IL}$  min = 1.0V for pulse width  $\leq$  50 ns

## TABLE 5. 28C011T CAPACITANCE

 $(T_A = 25 \, ^{\circ}C, f = 1 \, MHZ)$ 

| Parameter                                              | Symbol           | Min | Max | Units |
|--------------------------------------------------------|------------------|-----|-----|-------|
| Input Capacitance: V <sub>IN</sub> = 0V <sup>1</sup>   | C <sub>IN</sub>  |     | 6   | pF    |
| Output Capacitance: V <sub>OUT</sub> = 0V <sup>1</sup> | C <sub>OUT</sub> |     | 12  | pF    |

<sup>1.</sup> Guaranteed by design.

### TABLE 6. 28C011T DC ELECTRICAL CHARACTERISTICS

( $V_{CC}$  = 5V  $\pm$  10%,  $T_A$  = -55 to +125 °C, unless otherwise specified)

| Parameter                         | TEST CONDITION                                                        | Symbol          | Min                  | Max | Units |
|-----------------------------------|-----------------------------------------------------------------------|-----------------|----------------------|-----|-------|
| Input Leakage Current             | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 5.5V                        | I <sub>IL</sub> |                      | 2 1 | μΑ    |
| Output Leakage Current            | V <sub>CC</sub> = 5.5V, V <sub>OUT</sub> = 5.5V/0.4V                  | I <sub>LO</sub> |                      | 2   | μΑ    |
| Standby V <sub>CC</sub> Current   | CE = V <sub>CC</sub>                                                  | ICC1            |                      | 20  | μΑ    |
|                                   | CE = V <sub>IH</sub>                                                  | ICC2            |                      | 1   | mA    |
| Operating V <sub>CC</sub> Current | $I_{OUT}$ = 0mA, Duty = 100%, Cycle = 1 $\mu$ s at $V_{CC}$ = 5.5 $V$ | ICC3            |                      | 15  | mA    |
|                                   | $I_{OUT}$ = 0mA, Duty = 100%, Cycle = 150ns at $V_{CC}$ = 5.5V        |                 |                      | 50  |       |
| Input Voltage                     |                                                                       | V <sub>IL</sub> |                      | 0.8 | V     |
|                                   |                                                                       | V <sub>IH</sub> | 2.2                  |     |       |
| RES_PIN                           |                                                                       | V <sub>H</sub>  | V <sub>CC</sub> -0.5 |     |       |
| Output Voltage                    | I <sub>OL</sub> = 2.1 mA                                              | V <sub>OL</sub> |                      | 0.4 | V     |
|                                   | I <sub>OH</sub> = -0.4 mA                                             | V <sub>OH</sub> | 2.4                  |     |       |

<sup>1.</sup>  $I_{II}$  on RES = 100 uA max.

Table 7. 28C011T AC Electrical Characteristics for Read Operation  $^1$  (V  $_{\rm CC}$  = 5V  $\pm$  10%, T  $_{\rm A}$  = -55 to +125  $^{\circ}$ C)

| Parameter                                                        | SYMBOL           | Mın | Max | Units |
|------------------------------------------------------------------|------------------|-----|-----|-------|
| Address Access Time                                              | t <sub>ACC</sub> |     |     | ns    |
| $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |                  |     |     |       |
| -120                                                             |                  |     | 120 |       |
| -150                                                             |                  |     | 150 |       |
| -200                                                             |                  |     | 200 |       |
| Chip Enable Access Time                                          | t <sub>CE</sub>  |     |     | ns    |
| $\overline{OE} = V_{IL}, \overline{WE} = V_{IH}$                 |                  |     |     |       |
| -120                                                             |                  |     | 120 |       |
| -150                                                             |                  |     | 150 |       |
| -200                                                             |                  |     | 200 |       |
| Output Enable Access Time                                        | t <sub>OE</sub>  |     |     | ns    |
| CE = V <sub>IL</sub> , WE = V <sub>IH</sub>                      | -OE              |     |     |       |
| -120                                                             |                  | 0   | 75  |       |
| -150                                                             |                  | 0   | 75  |       |
| -200                                                             |                  | 0   | 100 |       |
| Output Hold to Address Change                                    | +                |     |     | ns    |
| CE = OE = V <sub>IL</sub> , WE = V <sub>IH</sub>                 | t <sub>OH</sub>  |     |     | 115   |
| -120                                                             |                  | 0   |     |       |
| -150                                                             |                  | 0   |     |       |
| -200                                                             |                  | 0   |     |       |
|                                                                  |                  | ,   |     |       |
| Output Disable to High-Z <sup>2</sup>                            | _                |     |     | ns    |
| $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$                 | t <sub>DF</sub>  |     | 50  |       |
| -120                                                             |                  | 0   | 50  |       |
| -150                                                             |                  | 0   | 50  |       |
| $\frac{-200}{CE = OE} = V_{IL}, \overline{WE} = V_{IH}$          |                  | 0   | 60  |       |
| -120                                                             | <b>.</b>         |     | 300 |       |
| -120<br>-150                                                     | t <sub>DFR</sub> | 0   | 350 |       |
| -200                                                             |                  | 0   | 450 |       |
|                                                                  |                  | U   | 450 |       |
| RES to Output Delay <sup>3</sup>                                 | t <sub>RR</sub>  |     |     | ns    |
| $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ |                  |     |     |       |
| -120                                                             |                  | 0   | 400 |       |
| -150                                                             |                  | 0   | 450 |       |
| -200                                                             |                  | 0   | 650 |       |

<sup>1.</sup> Test conditions: Input pulse levels - 0.4V to 2.4V; input rise and fall times < 20ns; output load - 1 TTL gate + 100pF (including scope and jig); reference levels for measuring timing - 0.8V/1.8V.

<sup>2.</sup>  $t_{DF}$  and  $t_{DFR}$  are defined as the time at which the output becomes an open circuit and data is no longer driven.

<sup>3.</sup> Guaranteed by design.

Table 8. 28C011T AC Electrical Characteristics for Byte Erase and Byte Write Operations ( $V_{CC}$  = 5V  $\pm$  10%,  $T_A$  = -55 to +125 °C)

| Parameter                                                                   | SYMBOL          | M <sub>I</sub> N <sup>1</sup>          | Max          | Units |
|-----------------------------------------------------------------------------|-----------------|----------------------------------------|--------------|-------|
| Address Setup Time -120 -150 -200                                           | t <sub>AS</sub> | 0<br>0<br>0                            | <br><br>     | ns    |
| Chip Enable to Write Setup Time (WE controlled) -120 -150 -200              | t <sub>cs</sub> | 0<br>0<br>0                            | <br><br>     | ns    |
| Write Pulse Width CE controlled -120 -150 -200 WE controlled -120 -150 -200 | t <sub>CW</sub> | 200<br>250<br>350<br>150<br>250<br>350 | <br><br><br> | ns    |
| Address Hold Time -120 -150 -200                                            | t <sub>AH</sub> | 150<br>150<br>200                      | <br><br>     | ns    |
| Data Setup Time -120 -150 -200                                              | t <sub>DS</sub> | 75<br>120<br>200                       | <br><br>     | ns    |
| Data Hold Time -120 -150 -200                                               | t <sub>DH</sub> | 10<br>10<br>20                         | <br><br>     | ns    |
| Chip Enable Hold Time (WE controlled) -120 -150 -200                        | t <sub>CH</sub> | 0<br>0<br>0                            | <br><br>     | ns    |
| Write Enable to Write Setup Time (CE controlled) -120 -150 -200             | t <sub>WS</sub> | 0<br>0<br>0                            | <br><br>     | ns    |
| Write Enable Hold Time (CE controlled) -120 -150 -200                       | t <sub>WH</sub> | 0<br>0<br>0                            | <br><br>     | ns    |

Table 8. 28C011T AC Electrical Characteristics for Byte Erase and Byte Write Operations ( $V_{CC}$  = 5V  $\pm$  10%,  $T_A$  = -55 to +125 °C)

| PARAMETER                                                     | SYMBOL           | M <sub>I</sub> N <sup>1</sup> | Max            | Units |
|---------------------------------------------------------------|------------------|-------------------------------|----------------|-------|
| Output Enable to Write Setup Time -120 -150 -200              | t <sub>OES</sub> | 0<br>0<br>0                   | <br><br>       | ns    |
| Output Enable Hold Time -120 -150 -200                        | t <sub>OEH</sub> | 0<br>0<br>0                   | <br><br>       | ns    |
| Write Cycle Time <sup>2</sup> -120 -150 -200                  | t <sub>wc</sub>  | <br><br>                      | 10<br>10<br>20 | ms    |
| Data Latch Time -120 -150 -200                                | t <sub>DL</sub>  | 250<br>300<br>400             | <br><br>       | ns    |
| Byte Load Window<br>-120<br>-150<br>-200                      | t <sub>BL</sub>  | 100<br>100<br>200             | <br><br>       | μs    |
| Byte Load Cycle -120 -150 -200                                | t <sub>BLC</sub> | 0.55<br>0.55<br>0.95          | 30<br>30<br>30 | μs    |
| Time to Device Busy -120 -150 -200                            | t <sub>DB</sub>  | 100<br>120<br>170             | <br><br>       | ns    |
| Write Start Time <sup>3</sup> -120 -150 -200                  | t <sub>DW</sub>  | 150<br>150<br>250             | <br><br>       | ns    |
| RES to Write Setup Time -120 -150 -200                        | t <sub>RP</sub>  | 100<br>100<br>200             | <br><br>       | μs    |
| V <sub>CC</sub> to RES Setup Time <sup>4</sup> -120 -150 -200 | t <sub>RES</sub> | 1<br>1<br>3                   | <br><br>       | μs    |

<sup>1.</sup> Use this device in a longer cycle than this value.

<sup>2.</sup>  $t_{WC}$  must be longer than this value unless polling techniques or RDY/BUSY are used. This device automatically completes the internal write operation within this value.

- 3. Next read or write operation can be initiated after  $t_{DW}$  if polling techniques or RDY/BUSY are used.
- 4. Guaranteed by design.

TABLE 9. 28C011T Mode Selection 1, 2

| PARAMETER     | CE              | ŌĒ              | WE              | I/O              | RES             | RDY/BUSY                |
|---------------|-----------------|-----------------|-----------------|------------------|-----------------|-------------------------|
| Read          | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | $V_{H}$         | High-Z                  |
| Standby       | V <sub>IH</sub> | Х               | Х               | High-Z           | Х               | High-Z                  |
| Write         | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub>  | $V_{H}$         | High-Z> V <sub>OL</sub> |
| Deselect      | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High-Z           | $V_{H}$         | High-Z                  |
| Write Inhibit | Х               | Х               | V <sub>IH</sub> |                  | Х               |                         |
|               | Х               | V <sub>IL</sub> | Х               |                  | Х               |                         |
| Data Polling  | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Data Out (I/O7)  | $V_{H}$         | V <sub>OL</sub>         |
| Program       | Х               | Х               | Х               | High-Z           | V <sub>IL</sub> | High-Z                  |

- 1. X = Don't care.
- 2. Refer to the recommended DC operating conditions.

Address

CE

OE

High-Z

Data Out

Tags

Data out valid

FIGURE 2. BYTE WRITE TIMING WAVEFORM(1) (WE CONTROLLED)



FIGURE 3. BYTE WRITE TIMING WAVEFORM(2) (CE CONTROLLED)



FIGURE 4. PAGE WRITE TIMING WAVEFORM(1) (WE CONTROLLED)



FIGURE 5. PAGE WRITE TIMING WAVEFORM(2) (CE CONTROLLED)



FIGURE 6. DATA POLLING TIMING WAVEFORM



FIGURE 7. SOFTWARE DATA PROTECTION TIMING WAVEFORM(1) (IN PROTECTION MODE)



FIGURE 8. SOFTWARE DATA PROTECTION TIMING WAVEFORM(2) (IN NON-PROTECTION MODE)



1 Megabit (128K x 8-Bit) EEPROM 28C011T

### **EEPROM APPLICATION NOTES**

This application note describes the programming procedures for the EEPROM modules and with details of various techniques to preserve data protection.

#### **Automatic Page Write**

Page-mode write feature allows 1 to 128 bytes of data to be written into the EEPROM in a single write cycle, and allows the undefined data within 128 bytes to be written corresponding to the undefined address (A0 to A6). Loading the first byte of data, the data load window opens  $30\mu s$  for the second byte. In the same manner each additional byte of data can be loaded within  $30\mu s$ . In case  $\overline{CE}$  and  $\overline{WE}$  are kept high for 100  $\mu s$  after data input, EEPROM enters erase and write mode automatically and only the input data are written into the EEPROM.

### **WE CE Pin Operation**

<u>During a write cycle</u>, addresses are latched by the falling edge of <u>WE</u> or <u>CE</u>, and data is latched by the rising edge of <u>WE</u> or <u>CE</u>.

### **Data** Polling

Data Polling function allows the status of the EEPROM to be determined. If EEPROM is set to read mode during a write cycle, an inversion of the last byte of data to be loaded outputs from I/O 7 to indicate that the EEPROM is performing a write operation.

### **RDY/Busy Signal**

RDY/Busy signal also allows a comparison operation to determine the status of the EEPROM. The RDY/Busy signal has high <u>impedance</u> except in write cycle and is lowered to V<sub>OL</sub> after the first write signal. At the-end of a write cycle, the RDY/Busy signal changes state to high impedance.

## **RES** Signal

<u>When</u> RES is LOW, the EEPROM cannot be read and programmed. Therefore, data can be protected by keeping RES low when V<sub>CC</sub> is switched. RES should be high during read and programming because it doesn't provide a latch function.



#### **Data Protection**

To protect the data during operation and power on/off, the EEPROM has the internal functions described below.

1. Data Protection against Noise of Control Pins ( $\overline{CE}$ ,  $\overline{OE}$ ,  $\overline{WE}$ ) during Operation.

During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to programming mode by mistake. To prevent this phenomenon, the EEPROM has a noise cancellation function that cuts noise if its width is 20ns or less in programming mode. Be careful not to allow noise of a width of more than 20ns on the control pins.



#### 2. Data Protection at V<sub>CC</sub> on/off

When  $V_{CC}$  is turned on or off, noise on the control pins generated by external circuits, such as CPUs, may turn the EEPROM to programming mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in unprogrammable state during  $V_{CC}$  on/off by using a CPU reset signal to  $\overline{RES}$  pin.



 $\overline{\text{RES}}$  should be kept at  $V_{SS}$  level when  $V_{CC}$  is turned on or off. The EEPROM breaks off programming operation when  $\overline{\text{RES}}$  become low, programming operation doesn't finish correctly in case that  $\overline{\text{RES}}$  falls low during programming operation.  $\overline{\text{RES}}$  should be kept high for 10 ms after the last data input.



# 28C011T

#### 3. Software Data Protection

The software data protection function is to prevent unintentional programming caused by noise generated by external circuits. In software data protection mode, 3 bytes of data must be input before write data as follows. These bytes can switch the non-protection mode to the protection mode.

Software data protection mode can be canceled by inputting the following 6 bytes. Then, the EEPROM turns to the non-protection mode and can write data normally. However, when the data is input in the canceling cycle, the data cannot be written.

| Address      | Data     |
|--------------|----------|
| 5555         | AA<br>↓  |
| AAAA or 2AAA | 55<br>↓  |
| 5555         | 80       |
| 5555<br>.l.  | AA<br>J. |
| AAAA or 2AAA | 55       |
| 5555         | 20       |



32-PIN RAD-PAK® FLAT PACKAGE

| Symbol | DIMENSION |          |       |  |
|--------|-----------|----------|-------|--|
| SYMBOL | Min       | Nом      | Max   |  |
| A      | 0.117     | 0.130    | 0.143 |  |
| b      | 0.015     | 0.017    | 0.022 |  |
| С      | 0.003     | 0.005    | 0.009 |  |
| D      |           | 0.820    | 0.830 |  |
| E      | 0.404     | 0.410    | 0.416 |  |
| E1     |           |          | 0.440 |  |
| E2     | 0.234     | 0.240    |       |  |
| E3     | 0.030     | 0.085    |       |  |
| е      |           | 0.050BSC |       |  |
| L      | 0.350     | 0.370    | 0.390 |  |
| Q      | 0.021     | 0.033    | 0.036 |  |
| S1     | 0.005     | 0.027    |       |  |
| N      | 32        |          |       |  |

F32-03

Note: All dimensions in inches.

1 Megabit (128K x 8-Bit) EEPROM 28C011T

#### Important Notice:

These data sheets are created using the chip manufacturers published specifications. Maxwell Technologies verifies functionality by testing key parameters either by 100% testing, sample testing or characterization.

The specifications presented within these data sheets represent the latest and most accurate information available to date. However, these specifications are subject to change without notice and Maxwell Technologies assumes no responsibility for the use of this information.

Maxwell Technologies' products are not authorized for use as critical components in life support devices or systems without express written approval from Maxwell Technologies.

Any claim against Maxwell Technologies must be made within 90 days from the date of shipment from Maxwell Technologies. Maxwell Technologies' liability shall be limited to replacement of defective parts.